### AIN SHAMS UNIVERSITY FACULTY OF ENGINEERING



# AUTOMATIC TESTING AND FAULT DETECTION FOR DIGITAL AND

## MICROPROCESSOR CIRCUITS

Вч

### HISHAM MOSTAFA KAMAL EL SHERIF

A Thesis Submitted in partial fulfillment of the requirements of the degree of master of science in electrical engineering

C71.381 9582.

Supervised By

Prof. Dr. S. MAHROUS

Dr. H. EL HENNAWY

Dr. R.A. ASFOUR

CAIR0 1991

### Examiners Committee

Name, Title & Affiliation

1- Prof. Dr. M. M. Shaker
 Ministry Of Communication.
 National Telecommunication Institute
 Consultant.

2- Prof. Dr. M. N. Saleh
 Faculty Of Engineering Dean.
 Ain Shams University.

3- Dr. H. EL Hennawy
Electronics And Computer
Department, Faculty Of Engineering.
Ain Shams University.

Date : 70 4 1-91

Signature When

M.N. Salak

H. & Henry



### STATEMENT

This dissertation is submitted to Ain Shams University for the Degree of Master of Science in Electronics and Computer Engineering.

The work included in this thesis was carried out by the author in the Department of Electronics and Computer Engineering. Ain Shams University. from 1989 to 1991.

No part of this thesis has been submitted for or a qualification at any other University or Institution.

Name: Hisham Mostafa El Sherif

Signature: Hisham El Sherif Date: 30-4-1991

### **ACKNOWLEDGEMENT**

I wish to express my deepest appreciation and sincere gratitude to my supervisor prof.Dr. S. Mahrous and Dr. H. El Henawy from the electronics and computer engineering department, Ain Shams University, for thier supervision, continuous follow up and indispensable guidance and suggestions through out the work.

I also would like to acknowledge DR. R. A. Asfour, from National Telecommunication Institute, for his faithful assistance and potential help in terminating this work, revising the manuscript and preparing publications from this work.

I owe a real dept of gratitude to prof. Dr. M. Shaker consultant of National Telecommunication Institute, for his continuous encouragement during the progress of this work.

### ABSTRACT

Fault detection and diagnosis is a complex process for circuit under test. Where the most important tasks assigned to such process is the computer supervision. In the beginning of computer process control, most practical systems have contained some form of failure detection and diagnosis. In the majority of these systems, the detection and diagnostic function is rather simple and is based on limit of checking of the automatic testing equipment. Development of computational equipment and techniques has set the scene for the general application of more sophisticated and powerful methods for diagnosis and detection.

In this thesis an automatic testing system have been designed by proposing the hardware configuration and by developing control and system software. Also linear discrete time model for failure detection and isolation have been developed to control the quality of failure isolation process by considering isolability and sensitivity of circuit under test. System hardware is characterized by the main controller. The CPU is the most important part that in it. In order to control and communicate system devices and boards. It monitors the general purpose interface bus by sending various commands to the Controllable Measuring Instruments. Digital Analyses System and Test System Interface. Such

control is based on the system configuration and communication parameter setting for devices and boards interworking.

Control and system software has been classified into three categories. The first is the program design for system configuration and parameter setting. The next step is Interface Bus Interactive Control Program which allow the user to send messages to any devices or a group of devices and receive the reflected messages. Once the sequence of setups of sending messages have been settled successfully, the application software in the last step. is executed to detect and isolate failure of the circuit under test. In this application program the circuit is analysed and signals are processed for selected test points. These points are selected optimally to speed up the diagnosis process. Such selection is based on a model which define the internal signal vector as well as the input and output vectors of the circuit under ·test. The proposed system and application program were executed and processed in a real-time for microprocessor controlled circuit board.

From this work we could conclude that the developed system has minimized the testing time of the fault detection and isolation processes. Also, data size and program module, which describe the circuit under test, has been minimized. Therefore the implementation of such techniques can be applied for large circuits boards. This could be achieved

with the comparison between the data acquisition for the circuit under test and the circuit library, which was implemented by using the test generated strategy.

## TABLE OF CONTENTS

| CHAPTER                         | R 1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | page                                                                                                                   |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| INTRODU                         | UCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                        |
| 1.1<br>1.2                      | General Outline<br>Thesis Outline                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1<br>2                                                                                                                 |
| CHAPTER                         | 2:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                        |
| AUTOMAT                         | IC TESTING SYSTEM DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                        |
| 2.1<br>2.2<br>2.3<br>2.4<br>2.5 | General Outline System Hardware Structure 2.2.1 Controller 2.2.2 Controllable Instruments 2.2.3 Measuring Instruments 2.2.4 The Switching System 2.2.5 An Operator Machine Interface 2.2.6 Test Fixture System Interaction Software And Hardware[GPIB] 2.3.1 Introductory Concepts 2.3.2 The Handshake Lines 2.3.3 The Bus Management Lines 2.3.4 GPIB Protocols 2.3.5 Software Developments Signal Routing Technique 2.4.1 The Local Controller 2.4.2 Scanner Control Assembly 2.4.3 Scanner Cards Digital Analysis System 2.5.1 Data Acquisition 2.5.2 Pattern Generation 2.5.3 GPIB Interface | 4<br>6<br>6<br>6<br>6<br>7<br>7<br>7<br>7<br>7<br>10<br>11<br>12<br>12<br>17<br>17<br>19<br>19<br>22<br>22<br>21<br>23 |
| CHAPTER                         | 3:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                        |
| DIGITAL                         | TEST GENERATION AND DESIGN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                        |
| 3.1<br>3.2                      | Introductory Concepts Test Evaluation Technique 3.2.1 Test And Fault Simulations 3.2.2 Test Implementation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 24<br>27<br>27<br>28                                                                                                   |

| 3.3      | Test Sequence Generation 3.3.1 General Outline 3.3.2 Hardware Testing Clean up 3.3.3 Testability Controllability | 32<br>32<br>33 |
|----------|------------------------------------------------------------------------------------------------------------------|----------------|
|          | And Observability                                                                                                | 34             |
|          | 3.3.4 Self Test Technique                                                                                        | 35             |
|          | 3.3.5 Testability Guide Lines<br>3.3.6 Digital Testing Back Driving                                              | 36             |
|          | 3.3.7 Random Testing Of Integrated Circuits                                                                      | 41<br>42       |
|          | 3.3.8 Random Testing Of ROM                                                                                      | 43             |
|          | 3.3.9 Random Testing Of RAM                                                                                      | 43             |
| 2 4      | 3.3.10 Random Testing Of Sequential Circuits                                                                     | 45             |
| 3.4      | General Purpose Test Strategy                                                                                    | 46             |
| CHAPTER  | 4:                                                                                                               |                |
| FAILURE  | DETECTION AND ISOLATION MODEL                                                                                    |                |
| 4.1      | General Out Line                                                                                                 | 50             |
| 4.2      | Model Based Methods Structure<br>Isolability And Sensitivity                                                     | 52             |
| 4.3      | Residuals Generation                                                                                             | 59             |
| -TT      | 4.4.1 Input Output Residuals                                                                                     | 60             |
|          | 4.4.2 State Related Residuals                                                                                    | 60<br>62       |
|          | 4.4.3 Statistical Testing                                                                                        | 63             |
| 4.5      | Isolability Conditions                                                                                           | 67             |
|          | 4.5.1 Incidence Matrices                                                                                         | 67             |
|          | 4.5.2 Deterministic Isolability                                                                                  | 68             |
| 4.6      | 4.5.3 Statistical Isolability Sensitivity                                                                        | 69             |
|          | 4.6.1 Measure Of Sensitivity                                                                                     | 70<br>70       |
| 4.7      | Concluding Remarks                                                                                               | 71             |
| CHAPTER  | 5:                                                                                                               |                |
| MICROPRO | OCESSOR CIRCUIT APPLICATION AND RESULTS                                                                          |                |
| 5.1      | General Outline                                                                                                  | 73             |
|          | 5.1.1 Features                                                                                                   | 75             |
| 5.2      | Microprocessor Circuit Description                                                                               | 76             |
|          | 5.2.1 Control Logic<br>5.2.2 Clock Generator And Reset Logic                                                     | 76             |
|          | 5.2.3 CPU Sub-Circuit                                                                                            | 81<br>82       |
|          | 5.2.4 Parallel Interface                                                                                         | 85             |
|          | 5.2.5 Decoders,Octal Bus Transceivers                                                                            | 00             |
|          | And Octal Latches                                                                                                | 88             |
| 5.3      | 5.2.6 Programmable Interval Timer                                                                                | 90             |
| ٥.٥      | Self Testing Technique<br>5.3.1 Circuit Software                                                                 | 94             |
|          | 5.5.1 STICATE DOLEMATE                                                                                           | 95             |

| 5.4 lest Application Detection And Isolation<br>5.4.1 Bus Test<br>5.4.2 Devices Test<br>5.4.3 Microprocessor Circuit Test | 101<br>101<br>108<br>122 |
|---------------------------------------------------------------------------------------------------------------------------|--------------------------|
| CHAPTER 6:                                                                                                                |                          |
| CONCLUSION AND FUTURE WORK                                                                                                |                          |
| 6.1 Conclusion<br>6.2 Future Work                                                                                         | 128<br>129               |
| APPENDIX A                                                                                                                | 131                      |
| GPIB Software                                                                                                             |                          |
| APPENDIX B                                                                                                                | 138                      |
| Flow Graph                                                                                                                |                          |
| REFERENCES                                                                                                                | 139                      |
| SUMMARY                                                                                                                   | 142                      |

### CHAPTER 1

#### INTRODUCTION

### 1.1 General outline

Fault detection and isolation processes which performed by the automatic testing techniques have been applied to digital circuits as well as the microprocessor circuits. In this thesis, the testing process focuses on such circuits using the programmable instruments and their controller, which have a common bus, called the General Purpose Interface Bus. This hardware system configuration has different testing techniques, such as stored result process, comparison testing process, random testing process signature analysis process. These techniques will implemented by using an integrated software package, which is described in a modular base. Each program module performs either system controller function or system application The system controller function module executes the function. configuration programs, interactive communication programs, device or board selection programs and command control programs. Its software module will be classified into three categories. The first is the design and development for configuration parameter settings and interworking proposed testing system. The second is the interface bus interactive control program which allows the user to send

messages to any device or a group of devices. The third category receives the reflected messages from the devices or boards under test. The system application function module executes the digital bus testing programs, integrated circuit testing programs, memory testing programs and the in-circuit testing programs. The circuit will be analysed using these application programs in which signals are processed for selected test points, these test points are selected optimally to speedup the diagnosis process.

#### 1.2 Thesis Outline

The proposed automatic testing equipment system and hardware structure are described in chapter 2. Also a detailed discussion is outlined for the system interaction software and hardware using the General Purpose Interface Bus The signal routing technique acting as protocols. interface between the circuits under test and the controller instruments, by which the commands are received from the system controller and passed to the circuit under test, shown in chapter 2. Thereafter a brief information describing the Digital Analysis System which acts as the major part the automatic testing equipment, where the logic patterns are generated for the testing requirements is given chapter 2.

The testing strategy as well as implementation phase and evaluation techniques, are stated in chapter 3. Testability,

controllability and observability are also defined for test quality improvements.

A failure detection and isolation methods are developed in chapter 4. The model based methods structure is analysed and treated mathematically for sensitivity and residuals improvements.

Finally, In chapter 5 the proposed automatic test system and the developed modules are applied for microprocessor based board circuits in order to evaluate the testing process. The testing procedure are stated and lab implemented for such circuit, by using the test strategy mentioned in chapter 3. Also the results of the testing process are given in that chapter.

#### CHAPTER 2

### AUTOMATIC TESTING SYSTEM DESCRIPTION

### 2.1 General Outline

Test equipment is useful in detecting several fault types that occur in electronic equipments. They only have a limited role for trouble shooting bus structured systems. This limitation is due to the parallel nature of information on many lines simultaneously and the rapid rate at which the information changes. General purpose test equipment specially designed for testing such systems are developed.

The Automatic Test Equipment typically does static logic test, dynamic logic test, and electrical test. The ATE systems vary in size and speed capabilities. They are difficult to be generalized. The hardware part of the automatic test equipment is mainly an IBM-PC Computer which acts as a controller.

The IBM-PC is enhanced with a standard General Purpose Interface Bus [GPIB] with its adapter card and with developed data—acquisition and signal generation card. The controller—is connected to the controllable instruments—via the GPIB.

The Test System Interface switching network is proposed for connecting the instruments to the test points of the circuit under test [6].