

# AIN SHAMS UNIVERSITY FACULTY OF ENGINEERING

Electronics and Communications Engineering Department

## CMOS Design of a 60GHz Receiver Front End

### **A Thesis**

# Submitted in Partial Fulfillment of the Requirements For the Degree of Master of Science in Electrical Engineering

(Electronics and Communications Engineering)

Submitted By **Eng. Nehad Ahmed Mohamed Mostafa Mansour** 

Supervised By
Prof. Adel E. El-Hennawy
Prof. Hassan Ahmed El Ghitani
Dr. Mohamed Mohamed El Nozahi
Cairo – Egypt



# AIN SHAMS UNIVERSITY FACULTY OF ENGINEERING

Electronics and Communications Engineering Department

## CMOS Design of a 60GHz Receiver Front End

## **A Thesis**

# Submitted in Partial Fulfillment of the Requirements For the Degree of Master of Science in Electrical Engineering

(Electronics and Communications Engineering)

Submitted By **Eng. Nehad Ahmed Mohamed Mostafa Mansour** 

Supervised By
Prof. Adel E. El-Hennawy
Prof. Hassan Ahmed El Ghitani
Dr. Mohamed Mohamed El Nozahi
Cairo – Egypt



جامعة عين شمس كلية الهندسة

# Ain Shams University Faculty of Engineering Electronics and Communications Department

Name: Nehad Ahmed Mohamed Mansour

Thesis Title: CMOS Design of a 60GHz Front End Receiver Degree: Master of Science in Electrical Engineering Department: Electronics and Communications Engineering

#### **Examiners Committee**

#### Name, Title, and Affiliation

#### **Signature**

#### 1. Prof. Dr. El Sayed Mostafa Saad

Professor, Electronics and Communications Department Faculty of Engineering Helwan University

#### 2. Prof. Dr. Ismail Mohamed Hafez

Professor, Electronics and Communications Department Faculty of Engineering Ain Shams University

#### 3. Prof. Dr. Adel Ezzat El Hennawy

Professor, Electronics and Communications Department Faculty of Engineering Ain Shams University

#### 4. Prof. Dr. Hassan Ahmed El Ghitani

Professor, Electronics and Communications Department Faculty of Engineering Misr International University

Date: 7/6/2014

## **Curriculum Vitae**

Name: Nehad Ahmed Mohamed Mostafa Mansour

Date of Birth: 1 January 1983

Place of Birth: Cairo, Egypt

Current University Degree: B.Sc. in Electrical Engineering

Name of University: Ain Shams University

**Date of Degree:** June 2005

### Statement

This dissertation is submitted to the Faculty of Engineering, Ain Shams University for the degree of Master of Science in Electrical Engineering (Electronics and Communications Engineering).

The work included in this thesis was carried out by the author at the Electronics and Communications Department, Faculty of Engineering, Ain Shams University, Cairo, Egypt.

No part of this thesis was submitted for a degree or a qualification at any other university or institution.

Name: Nehad Ahmed Mohamed Mansour

**Signature**:

Date:

To my dear parents, Siada Thakeb, Ahmed Mansour, and Nevine Ghourab.

To my beloved husband, Ahmed Samir.

To my adorable children, Nour and Karim.

To my lovely sister, Gihad Mansour.

To my dear friend, Rana Aly.

With all my love and gratitude

# Acknowledgment

First of all, I cannot even attempt to show my ever-lasting gratitude to God for giving me the will and strength to finish this work. Without Your help I would have accomplished nothing.

I would like to express my deep gratitude to my respectable supervisors, Prof. Adel El Hennawy, Prof. Hassan El Ghitani, and Dr. Mohamed El Nozahi for their continuous supervision, encouragement and help that aided me throughout this work.

Special thanks to Dr. Adel El Hennawy for his honest and sincere help ever since my undergraduate studies and my pre-masters courses till now. He taught me the ground base upon which this whole work stood.

My acknowledgments to Dr. Hassan for helping me choose my research point and to how you were patient and encouraging me to continue. You were always understanding to my circumstances; you stood by me not only as a professor but also as a mentor and a father who helped his daughter manage both her personal life and her research career in perfect compromise.

Considering you Dr. Mohamed, I really don't know how to express my deep gratitude for how much you helped me through. However hard I try to express this gratitude, it will never be enough. You not only helped me to finish this work, but you exhorted a lot of effort to teach me how to be an engineer.... I spent 5 years in this college and weren't it for your guidance I wouldn't have realized how to think or deal with things as an engineer; how to analyze things, how to figure out problems or even find solutions. You also taught me how to have faith in myself, how to trust my point of views, how to be persistent and strong, how to present my work. You helped me a lot to prioritize my duties. I can feel the dramatic change in my character not only from the scientific basis but also from the personal one. Dr. Mohamed I owe you a lot.

I would like to express my deep gratitude to Dr. Ismail Mohamed Hafez and Dr. El Sayed Mostafa Saad for scarifying their time to listen me and help in increasing my knowledge. I had the honor to have you as my external examiners.

I would also like to express my deep gratitude to my parents, my father and my mother, who taught me how to always be different and special. You were always my ideals, whom I wished to be similar to one day. You taught me how to be honest and faithful in everything in my life. You scarified a lot to help me successes. You taught me the meaning of hard and sincere work. You helped me mange finishing this work and leading my family life. I own you the world's gratefulness for your unconditional love, help and support.

My dear parents in law, thanks for your encouragement, support, help and care throughout this work. Special thanks to my aunt Nevine Ghourab for your outstanding help, care, encouragement and support.

I would like to express my deep gratitude to my beloved husband, Ahmed Samir, who has been a strong and true support in bearing all our hard times throughout this work. You taught me how to face challenges and how to be persistent. Thank you for making things that simple and being helpful to that level. Without you, it would have been so hard for me to finish this work. Thanks a lot Ahmed for being understanding, helpful and encouraging. Thanks a lot for raising my self-confidence. Really, I don't know how to thank you....

Thanks a lot my soul, Nour and Karim, for bearing the times I was busy, and bearing the disturbed circumstances. You were my motive to finish this work.

Special thanks to my best friend Rana Aly for her honest, continuous support and help by all means.

My dear Sister, Gihad, and my brothers, Hossam and Hatem, and my sisters in law. Special thanks to my sister in law; Sara Shokry, for her continuous and honest offer to help. Also thanks a lot to my best friend Dahlia Kandil for her honest support.

Many thanks to Tant Azza Abou Gabal for her true and continuous support and encouragement.

I would like to thank my friends and colleagues for their true help and support, Ahmed Momtaz, Noha Anous, Waleed El Hawalgy, Mehaseb Ahmed, Mariam El Huesseny, Mayada Osama, Omnia Abdel Sabour, and Amal Gaafar.

I would like to thank all the engineering staff in Electronics and Communication department in ASU, for their great help and support throughout my undergraduate studies. Special thanks to the most respectable persons I have ever met, Prof. Hani Fikry, Prof. Wael Fikry, Dr. Emad Hegazi, and Dr. Amr Mesbah. Thanks a lot to Engineers Bishoy Wageih, Germain, and Mohammed Saad for their help.

Name: Nehad Ahmed Mohamed Mansour

Thesis Title: CMOS Design of a 60GHz Receiver Front End

**Degree:** Master of Science dissertation, faculty of Engineering, Ain Shams

University, 2014

#### Abstract

In this Thesis, a survey on different RF front end receivers is carried out. And, the two basic building blocks; LNA and Mixer; of the front end receiver are designed. The Mixer is designed using the Conventional Single Balanced Gilbert Cell Mixer topology. A new matching network and design methodology for the matching network is proposed for the inductively generated LNA. The new matching network leads to the minimum possible *NF* of the conventional LNA. The theory and the optimization algorithm were demonstrated in this thesis. The new methodology depends on a developed theory in which the single ended LNA is divided into two identical parallel half sections, and the final output is the sum of these two sections. The matching network is then viewed as a phase shifter with an optimum phase to cancel the noise of the other section.

Designing the matching network to give total noise phase shift between the two outputs equal 180°, with approximately equal amplitudes, resulting in nearly zero noise signal at the output of the adder stage causing what is called destructive addition to the generated noise signal at the output of the whole new LNA block. Leaving the signal pass through same paths to have same phase and same amplitude at the inputs of the adder stage, resulting in constructive addition to the input signal. Thus, the noise figure of the LNA block can be easily enhanced. The achieved noise figure is lower than the traditional architecture by 1.1 dB using the same technology node of 130 nm CMOS technology operating at the same frequency.

The design for both the mixer and the LNA was carried out using 130 nm TSMC design kit and a supply voltage of 2 volts. The newly proposed methodology is the first approach at this specific frequency of operation; 60GHz; that performs noise cancellation. The obtained *NF* is the best reported when compared to similar designs using the 130 nm technology node.

## **Key words:**

RF receiver architectures, monolithic image reject filter, inductive degenerated common source low noise amplifier, single balanced gilbert cell mixer, noise figure enhancement, phase shifting, millimeter wave.

# **Contents**

|        |           | s I                                    |
|--------|-----------|----------------------------------------|
|        |           | s IV                                   |
|        |           | viationsV                              |
| List o | of Symbo  | olsVII                                 |
| Cha    | pter 1: I | Introduction                           |
| Cha    | pter 2: 1 | Radio Frequency Receiver Architectures |
| 2.1    | Introd    | uction                                 |
| 2.2    | Gener     | al RF Fundamentals                     |
|        | 2.2.1     | Sensitivity (MDS)                      |
|        | 2.2.2     | Noise Figure (NF)                      |
|        |           | 2.2.2.1 Noise Definition 6             |
|        |           | 2.2.2.1.1 Types of Noise               |
|        | 2.2.3     | Dynamic Range                          |
|        | 2.2.4     | Linearity9                             |
| 2.3    | Receiv    | ver Architectures                      |
|        | 2.3.1     | Heterodyne Receiver architecture       |

|     |             | 2.3.1.1 Drawbacks for heterodyne receivers |                                     |    |
|-----|-------------|--------------------------------------------|-------------------------------------|----|
|     |             | 2.3.1.1.1                                  | Image Frequency                     | 13 |
|     |             | 2.3.1.1.2                                  | Half IF                             | 14 |
|     | 2.3.2       | • •                                        | ion Solutions                       |    |
|     |             | 2.3.2.1 Drawbacks fo                       | r homodyne receivers                | 16 |
|     |             | 2.3.2.1.1                                  | DC Offsets                          | 16 |
|     |             | 2.3.2.1.2                                  | I/Q Mismatch                        | 17 |
|     |             | 2.3.2.1.3                                  | Even-Order Distortion               | 18 |
|     | 2.3.3       | 2.3.2.1.4<br>Monolithic Image R            | Flicker Noiseejection Architectures |    |
|     |             | 2.3.3.1 Hartely Archi                      | tecture                             | 19 |
|     |             | 2.3.3.1.1<br>2.3.3.2 Weaver Arch           | Hartely drawbackitecture            |    |
|     |             | 2.3.3.2.1                                  | Weaver drawback                     | 21 |
| 2.4 | Why s 2.4.1 | •                                          | and benefits of working at 60GHz    |    |
|     | 2.4.2       | 60-GHz Applications                        | S                                   | 23 |
| 2.5 | State of    | of the art for 60 GHz R                    | F receiver architectures survey     | 24 |
| 2.6 | Concl       | usion                                      |                                     | 24 |

## **Chapter 3: CMOS Front- End Receiver**

| 3.1 | Introduction                          |                                         | 27 |
|-----|---------------------------------------|-----------------------------------------|----|
| 3.2 | RF Front End Receiver Building Blocks |                                         |    |
|     |                                       | e Amplifier                             |    |
|     | 3.2.1.2 Ar                            | mplifier Topologies                     | 28 |
|     | 3.2.1.3 Sta                           | andard LNA Topologies                   | 29 |
|     | 3.2.1.3.1                             | Using a real resistance                 | 29 |
|     | 3.2.1.3.2                             | Shunt-Series Amplifier Method           | 30 |
|     | 3.2.1.3.3                             | Common Gate Configuration Method        | 31 |
|     | 3.2.1.3.4                             | Inductive Source Degeneration Method    | 31 |
|     | 3.2.2 Mixer                           |                                         | 33 |
|     | 3.2.2.1 Defini                        | 33                                      |    |
|     | 3.2.2.1.1                             | Mixer Fundamentals                      | 34 |
|     | 3.2.2.1.2                             | Mixer Characteristics                   | 34 |
|     | 3.2.2.2 Mi                            | ixer Topographies                       | 35 |
| 3.3 | Low Noise Ampl                        | ifier Architectures operating at 60 GHz | 37 |
|     | 3.3.1 State of th                     | e art techniques                        | 37 |
| 3.4 | Mixer Architectur                     | res operating at 60 GHz                 | 40 |
| 3.5 | Conclusion                            |                                         | 42 |

**Chapter 4:** A Novel Matching Network and Design Methodology for Inductively Degenerated LNAs at 60 GHz

| 4.1  | Introd                                        | luction                                                           |  |
|------|-----------------------------------------------|-------------------------------------------------------------------|--|
| 4.2  | Proposed Design Methodology                   |                                                                   |  |
|      | 4.2.1                                         | Basic Idea                                                        |  |
|      | 4.2.3                                         | Design approach for designing the input matching network          |  |
|      | 4.2.4                                         | Complete design methodology for an inductively degenerated LNA 55 |  |
|      | 4.2.5                                         | Simulation Results                                                |  |
| 4.3  | Concl                                         | usion                                                             |  |
| Cha  | pter 5:                                       | Front End Receiver Circuit Level Design                           |  |
| 5.1  | Introd                                        | duction                                                           |  |
| 5.2  | Conve                                         | entional Single Balanced Mixer Design                             |  |
|      | 5.2.1                                         | Circuit Level Schematic                                           |  |
|      | 5.2.2                                         | Design Algorithm                                                  |  |
|      | 5.2.3                                         | Simulation Results                                                |  |
| 5.3  | Overall Front-End receiver Simulation Results |                                                                   |  |
|      | 5.3.1                                         | Simulation Results                                                |  |
| Con  | clusion a                                     | and Future Work                                                   |  |
| Refe | erences                                       |                                                                   |  |
| App  | endices .                                     | 79                                                                |  |