

#### **AIN SHAMS UNIVERSITY**

#### **FACULTY OF ENGINEERING**

**Electronics Engineering and Electrical Communications** 

# Microwave Circuits and Systems for UWB Applications

A Thesis submitted in partial fulfilment of the requirements of the degree of

Master of Science in Electrical Engineering

(Electronics Engineering and Electrical Communications)

by

#### Shaimaa Abdelaziz Mahmoud Osman

Bachelor of Science in Electrical Engineering

(Electronics Engineering and Electrical Communications )

Faculty of Engineering, Helwan, 2006

Supervised By

Prof. Fawzy Ibrahim Abdelghany
Prof. Ismail Mohammed Hafez
Assoc. Prof. Ayman Mohamed El-Tager

Cairo - (2015)



## AIN SHAMS UNIVERSITY FACULTY OF ENGINEERING Electronics and Communications

## Microwave Circuits and Systems for UWB Applications

by

#### Shaimaa Abdelaziz Mahmoud Osman

Bachelor of Science in Electrical Engineering (Electronics Engineering and Electrical Communications )
Faculty of Engineering, Helwan, 2006

#### **Examiners' Committee**

Prof. Mohamed Hassan

Electronics and Communications , Faculty of Engineering,
Arab Academy for Science, Technology & Maritime Transport

Prof. Wagdy Anis
Electronics and Communications , Faculty of Engineering,
Ain Shams University

Prof. Ismail Mohammed Hafez
Electronics and Communications , Faculty of Engineering,
Ain Shams University

Prof. Fawzy Ibrahim Abdelghany

Float ranks and Communications Faculty of Eng

 ${\bf Electronics\ and\ Communications\ ,\ Faculty\ of\ Engineering,} \\ {\bf Misr\ International\ University}$ 

Date: 31 December 2015

### Statement

This thesis is submitted as a partial fulfilment of Master of Science in Electrical Engineering Engineering, Faculty of Engineering, Ain shams University.

The author carried out the work included in this thesis, and no part of it has been submitted for a degree or a qualification at any other scientific entity.

#### Shaimaa Abdelaziz Mahmoud Osman

Signature

Shaimaa Abdelaziz

Date: 31/12/2015

## **Researcher Data**

Name : Shaimaa Abdelaziz Mahmoud Osman

Date of birth : September 1<sup>st</sup> 1984

Place of birth : Cairo, Egypt

Last academic degree : Bachelor of Science

Field of specialization : Electronics Engineering and Electrical

Communications

University issued the degree : Helwan

Date of issued degree : 2006

Current job : Laboratory Engineer at Egyptian Russian

University (ERU)

#### **Abstract**

Ultra-wideband (UWB) applications have captured attention as a high-speed secured wireless communications with extremely low power consumption. There are many challenges when dealing with these new applications. One of them is how to design a power divider (PD) that can perform effectively in the entire UWB frequency range from 3.1 GHz to 10.6 GHz. This thesis mainly focused on designing power dividers for UWB systems. The performance criteria of power divider such as insertion loss, output ports isolations and return loss are discussed as well as PD different design methodologies and technologies. Different techniques to enhance the performance of power divider are investigated and tested, such as bandwidth broadening, isolation enhancement and matching improvement.

A novel N-way power divider design for UWB systems is developed. The design is realized using two cascaded sections of Wilkinson PD of equal characteristic impedances and unequal electrical lengths with inserted open stub on each section to enhance the isolation, matching and to broaden the bandwidth. The analytical solution for the designed N-way power dividers is based on two approaches namely "Even-Odd Mode Method" and the "ABCD Matrix" Method. Simple design equations and guidelines are proposed to facilitate the design procedure and limit the usage of CAD simulators and optimizers. To verify the proposed design methodology, 2-way, 3-way and 4-way PD for UWB are designed, simulated and implemented.

The 2-way power divider for UWB systems is tested using EM-Circuit Co-Simulation then fabricated, measured and compared with similar published PD. It has an isolation of better than 13.5 dB within the entire UWB frequency band and has a compact area of 22 \* 15 mm². Measurement and simulation results agrees well, which verifies the proposed design equations as well as the design procedure. In addition, the proposed circuit is compared to conventional published ones to show the enhancement percentage in different performance parameters, where the 2-way proposed circuit achieves 23% isolation enhancement and better than 45 % of return loss enhancement. The 3-way and 4-way power dividers design equations are introduced along with the suggested planar microstrip implementation. Another 4-way power divider is proposed using three 2-way PD. This method is more realistic in planar microstrip fabrication. This proposed 4-way PD is fabricated, measured and compared to published available ones. It has an isolation of better than 12.5 dB and a return loss of better than 10 dB through the whole UWB range. Furthermore, the exceeded insertion loss is less than 1.8 dB and the occupied area is 40\*34 mm². Finally, the proposed structures as well as the developed design procedure are very useful for UWB applications.

#### **Acknowledgments**

Thanks to Allah, to the successful completion of this work.

I would like to express my sincere gratitude to Professor Fawzy Ibrahim for his guidance and encouragement. His experience and his invaluable advices helped me through different phases of this work. My appreciations for Professor Fawzy Ibrahim for giving the chance to be one of his students.

I am also so grateful for Associate Professor Ayman M. El-Tager for his extraordinary knowledge, precious discussions and enlighten guidance. Moreover, for giving the chance to be one of his students.

A special acknowledgment for Professor Ismail M. Hafez for his supervision and his academic support throughout my study at Ain Shams University.

I would like to thank the National Telecommunication Institute (NTI) and their staff. My special thanks go to Engineer Amaal and Engineer Nagdy for their help in the fabrications and measurements.

I am also grateful to the Egyptian Russian University (ERU) and its staff for their encouragements.

Last but not least, an endless gratitude to my lovely family, my dear parents and my friends Amina El-Banna and Heba Ahdy for their continuous support during this study.

#### **Table of Contents**

| Abstra  | act                                                    | i    |
|---------|--------------------------------------------------------|------|
| Ackno   | owledgment                                             | ii   |
| List of | f Symbols                                              | vi   |
| List of | f Abbreviations                                        | viii |
| List of | f Figures                                              | x    |
| List of | f Tables                                               | xiii |
| List of | f Publications                                         | xiv  |
| Chap    | pter 1: INTRODUCTION                                   | 1    |
| 1.1.    | History of UWB Technology                              | 1    |
| 1.2.    | Motivation                                             | 2    |
| 1.3.    | Problem Statement                                      | 2    |
| 1.4.    | Research Phases                                        | 3    |
| 1.5.    | Thesis Organization.                                   |      |
| Chap    | oter 2: UWB Circuits and Systems                       | 5    |
| 2.1.    | Introduction                                           | 5    |
| 2.2.    | What is UWB                                            | 5    |
| 2.3.    | UWB Passive Circuits                                   | 9    |
| 2.4.    | UWB Applied Systems                                    | 13   |
|         | 2.4.1. Communications and Sensors                      | 13   |
|         | 2.4.2. Positioning and Tracking                        | 14   |
|         | 2.4.3. Radar, Ranging and Imaging.                     | 14   |
|         | 2.4.4. Wireless Body Area Network (WBAN)               | 15   |
| 2.5.    | Conclusion.                                            |      |
| Chap    | oter 3: UWB Power Dividers and Combiners               | 17   |
| 3.1.    | Introduction                                           | 17   |
| 3.2.    | Different Designs of Power Dividers                    | 18   |
|         | 3.2.1. Lumped Elements Power Divider                   | 18   |
|         | 3.2.2. Tapered Line Power Divider                      | 21   |
|         | 3.2.3. Power Divider with Stubs                        | 24   |
|         | 3.2.4. Microstrip-to-Slotline Transition Power Divider | 28   |
|         | 3.2.5. Other Dividers                                  | 30   |

| 3.3.   | Simulation of UWB Power Divider Enhancement Techniques               | 31    |  |
|--------|----------------------------------------------------------------------|-------|--|
|        | 3.3.1. Bandwidth Broadening                                          | 32    |  |
|        | 3.3.2. Isolation Enhancement                                         | 36    |  |
|        | 3.3.3. Matching Improvement                                          | 39    |  |
| 3.4.   | Power Divider Design Technologies                                    | 39    |  |
|        | 3.4.1. Defected Ground Structure (DGS)                               | 40    |  |
|        | 3.4.2. Metamaterials (MTM) Power Divider                             | 43    |  |
|        | 3.4.3. Low Temperature Co-fire Ceramics (LTCC)                       | 46    |  |
| 3.5.   | Conclusion.                                                          | 48    |  |
| Ch a r | man de Design and Insulancentation of the Duance of Name             | D     |  |
| _      | pter 4: Design and Implementation of the Proposed N-way              |       |  |
|        | der                                                                  |       |  |
| 4.1.   |                                                                      |       |  |
| 4.2.   | 2. Description of the Proposed Divider                               |       |  |
| 4.3.   | 1                                                                    |       |  |
|        | "Experimental Investigation of New UWB In-Phase and Quadrature-Phase |       |  |
|        | Splitter"                                                            |       |  |
| 4.4.   |                                                                      |       |  |
| 4.5.   | 1                                                                    |       |  |
|        | 4.5.1. Even-Odd Mode Analysis                                        |       |  |
| 4.6    | 4.5.2. ABCD Matrix                                                   |       |  |
| 4.6.   |                                                                      |       |  |
| 4.7.   |                                                                      |       |  |
| 4.8.   | Conclusion                                                           | /0    |  |
| Cha    | opter 5: Utilization of the Proposed Method in N-way                 | Power |  |
| Divi   | ider/Combiner                                                        | 71    |  |
| 5.1.   |                                                                      |       |  |
| 5.2.   | Design and Implementation of 2-Way PD.                               | 71    |  |
|        | 5.2.1. 2-Way Power Divider Initial Design                            |       |  |
|        | 5.2.2. 2-Way Power Divider Circuit Simulation                        |       |  |
|        | 5.2.3. 2-Way Power Divider Implementation Algorithm                  |       |  |
|        | 5.2.4. 2-Way Power Divider Comparative Study                         |       |  |
| 5.3.   |                                                                      |       |  |
|        | 5.3.1. 3-Way Power Divider Initial Design                            | 97    |  |

|      | 5.3.2.            | 3-Way Power Divider Implementation.                                   | 97     |
|------|-------------------|-----------------------------------------------------------------------|--------|
| 5.4. | Design            | and Implementation of 4-Way PD                                        | 100    |
|      | 5.4.1.            | 4-Way Power Divider Initial Design                                    | 101    |
|      | 5.4.2.            | 4-Way Power Divider Implementation.                                   | 101    |
| 5.5. | Design            | and Implementation of 2 <sup>m</sup> -Way PD Based on 2-Way PD        | 104    |
|      | 5.5.1.            | 2 <sup>2</sup> -Way Power Divider Initial Design.                     | 104    |
|      | 5.5.2.            | 2 <sup>2</sup> -Way Power Divider Circuit Fabrication and Measurement | 104    |
|      | 5.5.3.            | 2 <sup>2</sup> -Way Power Divider Comparative Study                   | 110    |
| 5.6. | Conclu            | ision                                                                 | 111    |
| Chap | ter 6:            | Conclusions and Future Work                                           | . 113  |
| 6.1. | Conclu            | sions                                                                 | 113    |
| 6.2. | Future            | Work                                                                  | 115    |
| Refe | ences.            |                                                                       | 117    |
| Appe | ndix A            | a: Power Dividers Classifications and Performance Criteria            | . 125  |
| A.1. | Introdu           | action                                                                | 125    |
| A.2. | Classif           | ications of Power Dividers                                            | 125    |
| A.3. | Feature           | es of Wilkinson Power Divider                                         | 127    |
| A.4. | Power             | Divider Performance Criteria.                                         | 128    |
| Appe | ndix B            | : Further Design Guidelines for the Proposed 2-Way Power D            | ivider |
|      | • • • • • • • • • |                                                                       | 130    |

#### **List of Symbols**

[S] Scattering Matrix

μ Permeability

B Bandwidth

B<sub>1</sub>, B<sub>2</sub> Stub SusceptancesC Channel Capacity

C Capacitance

C<sub>L</sub> Left handed Capacitance

C<sub>R</sub> Right handed Capacitance

dB Decibel

 $\epsilon_r$  Dielectric Constant

f Frequency

f<sub>c</sub> Center Frequency

 $F_L$  Lower Edge Frequency  $F_U$  Upper Edge Frequency

GHz Giga-Hertez, 10<sup>9</sup> Hz

h Substrate Thickness

IL Insertion Loss

L Inductance

Physical Length of Transmission Line

 $\begin{array}{cc} L_L & & Left \ handed \ Inductance \\ L_R & & Right \ handed \ Inductance \end{array}$ 

MHz Mega-Hertez,  $10^6$  Hz

N Number of output ways

n Refractive Index

NF Noise Floor

Pi Incident Power

Pn Input or Output Port number n where  $n \in \{1,2,3,...N+1\}$ 

Pt Transmitted Power

R Resistance

S<sub>11</sub> Input Return Loss (Reflection Coefficient)

 $S_{21} = S_{31} = S_{41}$  Insertion Loss (Transmission Coefficient)

 $S_{22} = S_{33} = S_{42} \dots$  Output Return Loss

 $S_{23} = S_{32} = S_{42} \dots$  Output Ports Isolation

 $S_{nn}^e$  The Even-mode S-Parameter at port n (Pn) where n  $\in \{1,2,3,...N+1\}$ 

 $S_{nn}^o$  The Odd-mode S-Parameter At Pn where  $n \in \{1,2,3,...N+1\}$ 

SNR Signal to Noise Ratio t Conductor Thickness

tanδ Loss Tangent

V Voltage

VSWR Voltage Standing Wave Ratio

Y Admittance of Transmission line

 $Y_{n,in}^e$  The Even-mode input admittance at port n, where  $n \in \{1,2,3,...N+1\}$ 

 $Y_{n,in}^o$  The Odd-mode input admittance at port n, where  $n \in \{1,2,3,...N+1\}$ 

 $Y_{n,l}^e$  The Even-mode load admittance at port n, where  $n \in \{1,2,3,...N+1\}$ 

 $Y_{n,l}^o$  The Odd-mode load admittance at port n, where  $n \in \{1,2,3,...N+1\}$ 

 $Z_{1\_oc}$  Open-Circuited Stub characteristics impedance

Z<sub>1\_sc</sub> Short-Circuited Stub characteristics impedance

Z<sub>o</sub> Characteristic Impedance of External Load

Z<sub>s1</sub>, Z<sub>s2</sub> Characteristic Impedance of stub

β Phase Constant

θ Electrical length of Transmission Line

 $\lambda$  Wavelength

φ Equivalent Total Electrical length of Transmission Lines

 $\Omega$  Ohm

ω<sub>se</sub> Series Resonance

ω<sub>sh</sub> Shunt Resonance

#### List of Abbreviations

ADS Advanced Design System

BPF Band Pass Filter

CMOS Complementary Metal Oxide Semiconductor

CPLD Complex Programmable Logic Device

CPW Co-planar Waveguide

CRLH Composite Right-Left Handed

CST Computer Simulation Technology

DC Direct Current

DGS Defected Ground Structure

DPA Digital Pulse Amplifier

DRA Dielectric Resonator Antenna

DTR Differential Transmit Reference

EM Electromagnetic

FCC Federal Communication Commission

GPS Global Positioning System

HFSS High Frequency Structural Simulator

IEEE Institute of Electrical and Electronics Engineers

IR Impulse Radio

LH Left Handed

LNA Low Noise Amplifier

LPD Low Probability of Detection

LPI Low Probability of Intercept

LTCC Low Temperature Co-fire Ceramic

LTCF Low Temperature Co-fire Ferrite

MCM Multi-Chip Module

MIC Microwave Integrated Circuit

MMR Multiple Mode Resonator

MTM Meta-Material

NRI Negative Refractive Index

OC Open Circuit

OFDM Orthogonal Frequency Division Multiplexing

PBG Photonic Band Gap

PCB Printed Circuit Board

PD Power Divider

PMGA Parallel Micro-Genetic Algorithm

PPM Pulse Position Modulation

PRH Pure Right Handed

PSD Power Spectral Density

QPS Quadrature Phase Splitter

RF Radio Frequency

RFID RF Identification

RH Right Handed

SC Short Circuit

SoC System on Chip

SRD Step Recovery Diode

SRSSLR Square Ring Short Stub Loaded Resonator

SIW Substrate Integrated Waveguide

TL Transmission Line

UWB Ultra Wide Band

WBAN Wireless Body Area Network

WLAN Wireless Local Area Network

WPD Wilkinson Power Divider

WPS Wilkinson Power Splitter

### **List of Figures**

| 1.1  | A brief history UWB developments [1].                                                                | 2     |
|------|------------------------------------------------------------------------------------------------------|-------|
| 1.2  | UWB Applied Systems                                                                                  | 2     |
| 2.1  | Typical "narrowband" Transceiver Architecture [4].                                                   | 7     |
| 2.2  | Typical "UWB" Transceiver Architecture [4].                                                          | 8     |
| 2.3  | Architecture of a Multi-band Radio [5].                                                              | 8     |
| 2.4  | Outline of a) the transmitter and b) the receiver [4].                                               | 9     |
| 2.5  | (a) Layout of the proposed UWB antenna and (b) Measurement and simulation of VSWR [8].               | 10    |
| 2.6  | Schematic of (a) Filter with Capacitive S-L Coupling and (b) Filter with Inductive Coupling [11      | 11    |
| 2.7  | Predicted and measured results of designed filters. (a) Insertion and return loss of capacitive fi   | lter, |
|      | (b) insertion and return loss of inductive filter, [11].                                             | 11    |
| 2.8  | (a) A typical filter bank consists of a number of fixed filters, and (b) A reconfigurable or tun     | able  |
|      | filter as an alternate of multiple fixed filters [13].                                               | 12    |
| 2.9  | The DTR UWB receiver with the envelope detection scheme (numbers in waveform and build               | ding  |
|      | block are corresponding to each other [15].                                                          | . 13  |
| 2.10 | Block diagram of the communication and tracking system for Mini-AERCam [17]                          | 14    |
| 2.11 | The UWB imaging system [18].                                                                         | . 15  |
| 3.1  | Power divider Design Methodologies.                                                                  | . 18  |
| 3.2  | Lumped elements equivalent of the quarter wavelength using (a) $\pi$ and (b) T-network [25]          | 19    |
| 3.3  | Schematic of the two-way lumped element Wilkinson divider [26]                                       | 19    |
| 3.4  | (a) Block diagram of 180° WPD, (b) Lumped elements equivalent [25]                                   | . 20  |
| 3.5  | Transformer-type WPS [27].                                                                           | . 20  |
| 3.6  | (a) Schematic diagram of a lumped-element quadrature WPD, (b) Simulation pattern of [28]             | 21    |
| 3.7  | (a) Tapered-line power divider design, (b) simulated and measured isolation performance of           | the   |
|      | tapered-line divider compared with 3-sections WPD [33].                                              | . 22  |
| 3.8  | (a) Geometry of the proposed power divider, (b) S-parameters of the power divider in [34]            | 23    |
| 3.9  | Transmission line Stubs: (a)-(e) short-circuited stubs; and (f)-(j) open-circuited stubs [35]        | . 24  |
| 3.10 | (a) configuration of delta stub PD, (b) S-parameters of PD in [36].                                  |       |
| 3.11 | (a) Layout of the proposed UWB power divider, (b) Calculated S-parameters of [39]                    |       |
| 3.12 | (a) configuration of the proposed PD, (b) Calculated S-parameters of [40].                           | 27    |
| 3.13 | Microstrip-slot transition with a radial stub and a uniform slotline (Robinson & Allen. 1969; G      | upta  |
|      | et al., 1979) [41].                                                                                  | 28    |
| 3.14 | (a) configuration of the proposed in-phase PD, (b) S-parameters of [42].                             |       |
| 3.15 | (a) configuration of the proposed PD, (b) Simulated S-parameters of [43].                            |       |
| 3.16 | Geometry of the microstrip WPD using 3-sections [46].                                                |       |
| 3.17 | Conventional Wilkinson Power Divider (a) Schematic and (b) Simulation.                               |       |
| 3.18 | WPD with extra $\lambda/4$ TL at the input and output ports (a) Schematic diagram and (b) Simulation |       |
| 3.19 | Two-sections Wilkinson Power divider (a) Schematic diagram and (b) Simulation                        |       |
| 3.20 | (a) configuration of the proposed PD, (b) S-parameters of [50].                                      |       |
| 3.21 | WPD with RLC Isolation Network (a) Schematic Diagram and (b) Simulations                             |       |
| 3.22 | (a) configuration of the proposed PD, (b) S-parameters of [51].                                      |       |
| 3.23 | (a) configuration of the proposed PD, (b) S-parameters of [52].                                      |       |
| 3.24 | Power dividers Design Technologies.                                                                  |       |
| 3.25 | Various DGSs: (a) spiral head, (b) arrowhead-slot, (c) "H" shape slots, (d) a square open-loop       | with  |
|      | a slot in middle section, (e) open-loop dumbbell and (f) interdigital DGS [55].                      |       |
| 3.26 | (a) Geometry of the proposed UWB 1 to 4 WPD, (b) S-parameters of [56].                               |       |
| 3.27 | (a) configuration of the proposed PD, (b) S-parameters of [49].                                      |       |
| 3.28 | Permittivity-permeability $(\varepsilon-\mu)$ and refractive index $(n)$ diagram [58]                |       |
| 3.29 | Equivalent circuit models of right-handed and left-handed transmission lines.                        | 44    |

| 3.30 | Fundamentals of CRLH Metamaterials. (a) Unit cell TL prototype. (b) Dispersion diagracurves for a purely LH (PLH) structure (LR = $CR = 0$ ) and for a purely RH (PRH) structure |           |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|      | = $CL = \infty$ ) are also shown for comparison. Here we have represented the case $\omega_{se} < \omega_{sh}$ , but                                                             |           |
|      | is naturally possible, depending on the LC parameters [58].                                                                                                                      |           |
| 3.31 | (a) configuration of the proposed PD, (b) Measured S-parameters of [59].                                                                                                         |           |
| 3.32 | Complex LTCC circuit structure [62].                                                                                                                                             |           |
| 3.33 | (a) Multilayer LTCC design of lumped-element power divider, (b) the equivalent lumped-                                                                                           |           |
| 0.00 | circuit of two-section WPD and (c) Simulated return loss and isolation [63]                                                                                                      |           |
| 4.1  | The schematic diagram of the proposed UWB N-way power divider                                                                                                                    |           |
| 4.2  | General circuit of the multiple-section three-port hybrid [22]                                                                                                                   |           |
| 4.3  | Configuration of the proposed UWB in-phase power divider [40]                                                                                                                    |           |
| 4.4  | A flowchart summarizing the proposed N-way PD Analysis Procedure.                                                                                                                |           |
| 4.5  | Simplified N-way power divider after fixing the input and output TL at $Z_0$ and replacement                                                                                     |           |
| 4.6  | The proposed N-way power divider in symmetric form ready for even-odd mode analysis.                                                                                             |           |
| 4.7  | Even-mode bisection of the proposed PD in admittance representation, input admittance                                                                                            |           |
|      | P <sub>1</sub>                                                                                                                                                                   |           |
| 4.8  | Even-mode bisection of the proposed PD in admittance representation, input admittance                                                                                            |           |
|      | $P_{\mathtt{n}}$                                                                                                                                                                 |           |
| 4.9  | Odd-mode bisection of the proposed PD in admittance representation, input admittance                                                                                             |           |
|      | $P_{\mathtt{n}}$                                                                                                                                                                 |           |
| 4.10 | Matrices identification of the first section.                                                                                                                                    | 61        |
| 4.11 | Matrices identification of the second section.                                                                                                                                   | 63        |
| 4.12 | Schematic diagram for simplified two-section WPD for $\varphi_1/\varphi_2 = 2$ .                                                                                                 | 64        |
| 4.13 | Input return loss for simplified two-section WPD for different $\varphi_1/\varphi_2$ ratios                                                                                      |           |
| 4.14 | Insertion loss for simplified two-section WPD for different $\varphi_1/\varphi_2$ ratios.                                                                                        | 65        |
| 4.15 | Output return loss for simplified two-section WPD for different $\varphi_1/\varphi_2$ ratios                                                                                     | 65        |
| 4.16 | Isolation for simplified two-section WPD for different $\phi_1/\phi_2$ ratios.                                                                                                   | 65        |
| 4.17 | φ1/φ2 versus Isolation, Output return loss and Fractional bandwidth.                                                                                                             | 66        |
| 4.18 | A flowchart summarizing the N-way power divider implementation algorithm                                                                                                         | 68        |
| 5.1  | Schematic diagram for the proposed UWB 2-way Power divider                                                                                                                       | 72        |
| 5.2  | The schematic diagram of the ideal TL form for the proposed 2-way PD                                                                                                             | 74        |
| 5.3  | The circuit simulation S-parameters for the proposed TL form of the divider according to                                                                                         | o Initial |
|      | calculation                                                                                                                                                                      | 75        |
| 5.4  | Microstrip form of the proposed 2-way PD without discontinuities on Duroid 5880                                                                                                  | 76        |
| 5.5  | Performance of the TL 2-way PD versus Microstrip without discontinuities, (a) Insertion L                                                                                        | oss and   |
|      | Input Return Loss, and (b) Output Return Loss and Isolation.                                                                                                                     | 77        |
| 5.6  | Microstrip form of the proposed 2-way PD with discontinuities on Duroid 5880.                                                                                                    | 78        |
| 5.7  | Performance of the Microstrip 2-way PD with and without discontinuities, (a) Insertion L                                                                                         | oss and   |
|      | Input Return Loss, and (b) Output Return Loss and Isolation.                                                                                                                     | 79        |
| 5.8  | The microstrip schematic diagram for 2-way PD on Duroid 5880 after tuning                                                                                                        | 80        |
| 5.9  | S <sub>11</sub> of the 2-way PD with and without discontinuities and after tuning                                                                                                | 81        |
| 5.10 | S <sub>21</sub> of the 2-way PD with and without discontinuities and after tuning                                                                                                | 81        |
| 5.11 | S <sub>22</sub> of the 2-way PD with and without discontinuities and after tuning                                                                                                |           |
| 5.12 | S <sub>32</sub> of the 2-way PD with and without discontinuities and after tuning                                                                                                | 82        |
| 5.13 | 2-way PD generated layout after EM-Simulation on Duroid 5880.                                                                                                                    | 82        |
| 5.14 | 2-way PD EM-model with ideal resistors on Duroid 5880.                                                                                                                           | 83        |
| 5.15 | EM-Circuit Co-Simulation S-Parameters for the proposed 2-way PD on Duroid 5880 wi                                                                                                | th ideal  |
|      | isolation resistors                                                                                                                                                              |           |
| 5.16 | 2-way PD EM-model with resistors model added on Duroid 5880                                                                                                                      | 84        |