

## بسم الله الرحمن الرحيم



-Call 4000





شبكة المعلومات الجامعية التوثيق الالكتروني والميكروفيلم





## جامعة عين شمس

التوثيق الإلكتروني والميكروفيلم

### قسم

نقسم بالله العظيم أن المادة التي تم توثيقها وتسجيلها علي هذه الأقراص المدمجة قد أعدت دون أية تغيرات



يجب أن

تحفظ هذه الأقراص المدمجة يعبدا عن الغبار













بالرسالة صفحات لم ترد بالأصل





# Ain Shams University Faculty of Engineering Electronics and Electrical Communications Engineering Department

#### **Injection Locked Oscillators**

A Thesis submitted in partial fulfillment for the requirements of a Master of Science degree in Electrical Engineering Electronics and Electrical Communications Engineering Department

#### Khaled Mohamed Elsayed Salem

B.Sc. of Electrical Engineering
(Electronics and Electrical Communications Engineering Department)
Ain Shams University, 2016

Supervised by
Dr. Sameh Ahmed Assem Mostafa Ibrahim
Dr. Hesham Abdel Salam Ahmed Omran

Cairo 2020



Ain Shams University Faculty of Engineering Electronics and Electrical Communications Engineering Department

#### Injection Locked Oscillators

by

#### Khaled Mohamed Elsayed Salem

B.Sc. of Electrical Engineering (Electronics and Electrical Communications Engineering Department) Ain Shams University, 2016

#### **Examiners' Committee**

| Title, Name and Affiliation                                 | Signature |
|-------------------------------------------------------------|-----------|
| Prof. Mohamed Amin Dessouky                                 |           |
| Faculty of Engineering, Ain Shams University,               |           |
| Electronics and Electrical Communications Engineering Dept. |           |
| Prof. Ahmed Nader Mohieldin                                 |           |
| Faculty of Engineering, Cairo University,                   |           |
| Electronics and Communications Engineering Dept.            |           |
| Dr. Sameh Ahmed Assem Mostafa Ibrahim                       |           |
| Faculty of Engineering, Ain Shams University,               |           |
| Electronics and Electrical Communications Engineering Dept. |           |

Date: / /2020

Statement

This Thesis submitted in partial fulfillment for the requirements of a Master

of Science degree in Electrical Engineering, Electronics and Electrical Com-

munications Engineering Department.

The work included in this thesis was carried out by the author at the Elec-

tronics and Electrical Communications Engineering Department, Faculty of

Engineering, Ain Shams University, Cairo, Egypt.

No part of this thesis was submitted for a degree or a qualification at any other

university or institution.

Name: Khaled Mohamed Elsayed Salem

Signature : .....

Date: November 2020

iv

#### Researcher Data

Name: Khaled Mohamed Elsayed Salem

**Date of Birth:** 22/04/1992

Place of Birth: Egypt

Last Academic Degree: B.Sc. in Electrical Engineering

Field of Specialization: Electronics and Communications

University issued the degree: Ain Shams University

Date of issued degree: 2016

Current job: Analog Design Engineer at Goodix Egypt

#### Acknowledgments

First, I'm very grateful to Allah for giving me the chance and the strength to complete this work. I'd like to express my deepest gratitude to my supervisors Dr. Sameh Ibrahim and Dr. Hesham Omran for their guidance, support, the helpful discussions and the continuous feedback. I feel very fortunate to join their research group and it has been a valuable experience to work under their supervision that I learned a lot from it on both technical and personal levels. I'd like also to thank them for their very interesting and informative graduate courses that covered different aspects of IC design. Special thanks to Dr. Sameh who introduced me to the world of IC design during my undergraduate studies in addition to supervising my graduation project which encouraged me then to pursue my career in IC design.

I'd like to thank Prof. Ahmed Nader and Prof. Mohamed Dessouky for serving as my defense committee members and dedicating parts from their valuable time to read and judge my thesis work.

Special thanks to my friends and colleagues Mostafa Essawy, Mohamed Eleraky, Sherif Ghozzy and Mohamed Hendy for their support and the helpful discussions.

Finally, my sincere gratitude goes to my family for their continuous encouragement, patience and support.

Khaled Mohamed Elsayed Salem

Electronics and Communications Engineering Department Ain Shams University, Cairo, Egypt November 2020 Faculty of Engineering – Ain Shams University

**Electronics and Communications Engineering Department** 

Thesis title: Injection Locked Oscillators

Submitted by: Khaled Mohamed Elsayed Salem

Degree: Master of Science in Electrical Engineering

Abstract

Khaled Mohamed Elsayed Salem "Injection Locked Oscillators", Mas-

ter of Science dissertation, Ain Shams University, 2020.

Clock and frequency synthesizers are essential block in any wireless or wireline

transceivers also they play a critical role in the performance of any micro-

processor. The frequency synthesizers should meet the stringent requirements

imposed by the modern systems in terms of low jitter, low power and small

area. Conventionally, the frequency synthesizers and clock multipliers are re-

alized using phase locked loops (PLLs). However, the low jitter requirement is

difficult to achieve in PLLs without high power consumption and large area.

New architectures and techniques are investigated in literature to overcome

this tradeoff.

This thesis aims to investigate and design a low-jitter clock multiplier using

injection locking which is a promising technique that can overcome the trade-

offs in the other conventional clock multipliers. A ring-based injection-locked

oscillator with continuous frequency-tracking loop (FTL) is proposed that gen-

erates an output clock from 2.4 GHz to 2.8 GHz. The FTL maintains the

oscillator inside its lock range across process, supply and temperature (PVT)

variations. A reference frequency quadrupler is proposed with a duty cycle

correction circuit that lowers the deterministic jitter of its output clock. A high multiplication factor of 56 is achieved using the frequency quadrupler with the injection locked clock multiplier. Finally, the proposed design is implemented using 130-nm CMOS process and achieves a high figure-of-merit (FoM) compared to the state of art designs.

**Keywords:** Injection-locked ring oscillator, Injection-locked clock multipliers, Frequency tracking loop, Reference frequency quadrupler, Duty cycle correction, Phase-locked loops.

Faculty of Engineering – Ain Shams University

Electronics and Communications Engineering Department

Thesis title: Injection Locked Oscillators

Submitted by: Khaled Mohamed Elsayed Salem

Degree: Master of Science in Electrical Engineering

Summary

This thesis is divided into five chapters as follows:

Chapter 1 gives an introduction to the frequency synthesizers and clock mul-

tipliers applications such as wireless and wireline transceivers. Then it presents

the performance challenges which face the conventional frequency synthesizers.

Finally, it shows the motivation of this thesis followed by the thesis organiza-

tion.

Chapter 2 provides a literature survey for high-performance clock multipliers

such as multiplying delay-locked loops and injection-locked oscillators. Then a

detailed survey for injection-locked oscillators and their frequency calibrators

is presented.

Chapter 3 shows the system design and the noise analysis for the proposed

injection-locked clock multiplier. Then it discusses the design of injection-

locked oscillator and its predicted locking range. Finally, the design of the

frequency-tracking loop and its building blocks are demonstrated in details

followed by the simulation results and performance comparison with the state

of art designs.

ix

Chapter 4 depicts the proposed reference frequency quadrupler with duty cycle correction loop to be integrated with the injection-locked clock multiplier. Then the achieved results are compared with the state of art frequency quadruplers.

Chapter 5 concludes and summarizes the work presented in this thesis as well as proposes suggestions for the future work to further optimize the performance.